fwd_txfm_neon.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. /*
  2. * Copyright (c) 2015 The WebM project authors. All Rights Reserved.
  3. *
  4. * Use of this source code is governed by a BSD-style license
  5. * that can be found in the LICENSE file in the root of the source
  6. * tree. An additional intellectual property rights grant can be found
  7. * in the file PATENTS. All contributing project authors may
  8. * be found in the AUTHORS file in the root of the source tree.
  9. */
  10. #include <arm_neon.h>
  11. #include "./vpx_config.h"
  12. #include "./vpx_dsp_rtcd.h"
  13. #include "vpx_dsp/txfm_common.h"
  14. #include "vpx_dsp/vpx_dsp_common.h"
  15. #include "vpx_dsp/arm/idct_neon.h"
  16. #include "vpx_dsp/arm/mem_neon.h"
  17. void vpx_fdct8x8_neon(const int16_t *input, tran_low_t *final_output,
  18. int stride) {
  19. int i;
  20. // stage 1
  21. int16x8_t input_0 = vshlq_n_s16(vld1q_s16(&input[0 * stride]), 2);
  22. int16x8_t input_1 = vshlq_n_s16(vld1q_s16(&input[1 * stride]), 2);
  23. int16x8_t input_2 = vshlq_n_s16(vld1q_s16(&input[2 * stride]), 2);
  24. int16x8_t input_3 = vshlq_n_s16(vld1q_s16(&input[3 * stride]), 2);
  25. int16x8_t input_4 = vshlq_n_s16(vld1q_s16(&input[4 * stride]), 2);
  26. int16x8_t input_5 = vshlq_n_s16(vld1q_s16(&input[5 * stride]), 2);
  27. int16x8_t input_6 = vshlq_n_s16(vld1q_s16(&input[6 * stride]), 2);
  28. int16x8_t input_7 = vshlq_n_s16(vld1q_s16(&input[7 * stride]), 2);
  29. for (i = 0; i < 2; ++i) {
  30. int16x8_t out_0, out_1, out_2, out_3, out_4, out_5, out_6, out_7;
  31. const int16x8_t v_s0 = vaddq_s16(input_0, input_7);
  32. const int16x8_t v_s1 = vaddq_s16(input_1, input_6);
  33. const int16x8_t v_s2 = vaddq_s16(input_2, input_5);
  34. const int16x8_t v_s3 = vaddq_s16(input_3, input_4);
  35. const int16x8_t v_s4 = vsubq_s16(input_3, input_4);
  36. const int16x8_t v_s5 = vsubq_s16(input_2, input_5);
  37. const int16x8_t v_s6 = vsubq_s16(input_1, input_6);
  38. const int16x8_t v_s7 = vsubq_s16(input_0, input_7);
  39. // fdct4(step, step);
  40. int16x8_t v_x0 = vaddq_s16(v_s0, v_s3);
  41. int16x8_t v_x1 = vaddq_s16(v_s1, v_s2);
  42. int16x8_t v_x2 = vsubq_s16(v_s1, v_s2);
  43. int16x8_t v_x3 = vsubq_s16(v_s0, v_s3);
  44. // fdct4(step, step);
  45. int32x4_t v_t0_lo = vaddl_s16(vget_low_s16(v_x0), vget_low_s16(v_x1));
  46. int32x4_t v_t0_hi = vaddl_s16(vget_high_s16(v_x0), vget_high_s16(v_x1));
  47. int32x4_t v_t1_lo = vsubl_s16(vget_low_s16(v_x0), vget_low_s16(v_x1));
  48. int32x4_t v_t1_hi = vsubl_s16(vget_high_s16(v_x0), vget_high_s16(v_x1));
  49. int32x4_t v_t2_lo = vmull_n_s16(vget_low_s16(v_x2), cospi_24_64);
  50. int32x4_t v_t2_hi = vmull_n_s16(vget_high_s16(v_x2), cospi_24_64);
  51. int32x4_t v_t3_lo = vmull_n_s16(vget_low_s16(v_x3), cospi_24_64);
  52. int32x4_t v_t3_hi = vmull_n_s16(vget_high_s16(v_x3), cospi_24_64);
  53. v_t2_lo = vmlal_n_s16(v_t2_lo, vget_low_s16(v_x3), cospi_8_64);
  54. v_t2_hi = vmlal_n_s16(v_t2_hi, vget_high_s16(v_x3), cospi_8_64);
  55. v_t3_lo = vmlsl_n_s16(v_t3_lo, vget_low_s16(v_x2), cospi_8_64);
  56. v_t3_hi = vmlsl_n_s16(v_t3_hi, vget_high_s16(v_x2), cospi_8_64);
  57. v_t0_lo = vmulq_n_s32(v_t0_lo, cospi_16_64);
  58. v_t0_hi = vmulq_n_s32(v_t0_hi, cospi_16_64);
  59. v_t1_lo = vmulq_n_s32(v_t1_lo, cospi_16_64);
  60. v_t1_hi = vmulq_n_s32(v_t1_hi, cospi_16_64);
  61. {
  62. const int16x4_t a = vrshrn_n_s32(v_t0_lo, DCT_CONST_BITS);
  63. const int16x4_t b = vrshrn_n_s32(v_t0_hi, DCT_CONST_BITS);
  64. const int16x4_t c = vrshrn_n_s32(v_t1_lo, DCT_CONST_BITS);
  65. const int16x4_t d = vrshrn_n_s32(v_t1_hi, DCT_CONST_BITS);
  66. const int16x4_t e = vrshrn_n_s32(v_t2_lo, DCT_CONST_BITS);
  67. const int16x4_t f = vrshrn_n_s32(v_t2_hi, DCT_CONST_BITS);
  68. const int16x4_t g = vrshrn_n_s32(v_t3_lo, DCT_CONST_BITS);
  69. const int16x4_t h = vrshrn_n_s32(v_t3_hi, DCT_CONST_BITS);
  70. out_0 = vcombine_s16(a, c); // 00 01 02 03 40 41 42 43
  71. out_2 = vcombine_s16(e, g); // 20 21 22 23 60 61 62 63
  72. out_4 = vcombine_s16(b, d); // 04 05 06 07 44 45 46 47
  73. out_6 = vcombine_s16(f, h); // 24 25 26 27 64 65 66 67
  74. }
  75. // Stage 2
  76. v_x0 = vsubq_s16(v_s6, v_s5);
  77. v_x1 = vaddq_s16(v_s6, v_s5);
  78. v_t0_lo = vmull_n_s16(vget_low_s16(v_x0), cospi_16_64);
  79. v_t0_hi = vmull_n_s16(vget_high_s16(v_x0), cospi_16_64);
  80. v_t1_lo = vmull_n_s16(vget_low_s16(v_x1), cospi_16_64);
  81. v_t1_hi = vmull_n_s16(vget_high_s16(v_x1), cospi_16_64);
  82. {
  83. const int16x4_t a = vrshrn_n_s32(v_t0_lo, DCT_CONST_BITS);
  84. const int16x4_t b = vrshrn_n_s32(v_t0_hi, DCT_CONST_BITS);
  85. const int16x4_t c = vrshrn_n_s32(v_t1_lo, DCT_CONST_BITS);
  86. const int16x4_t d = vrshrn_n_s32(v_t1_hi, DCT_CONST_BITS);
  87. const int16x8_t ab = vcombine_s16(a, b);
  88. const int16x8_t cd = vcombine_s16(c, d);
  89. // Stage 3
  90. v_x0 = vaddq_s16(v_s4, ab);
  91. v_x1 = vsubq_s16(v_s4, ab);
  92. v_x2 = vsubq_s16(v_s7, cd);
  93. v_x3 = vaddq_s16(v_s7, cd);
  94. }
  95. // Stage 4
  96. v_t0_lo = vmull_n_s16(vget_low_s16(v_x3), cospi_4_64);
  97. v_t0_hi = vmull_n_s16(vget_high_s16(v_x3), cospi_4_64);
  98. v_t0_lo = vmlal_n_s16(v_t0_lo, vget_low_s16(v_x0), cospi_28_64);
  99. v_t0_hi = vmlal_n_s16(v_t0_hi, vget_high_s16(v_x0), cospi_28_64);
  100. v_t1_lo = vmull_n_s16(vget_low_s16(v_x1), cospi_12_64);
  101. v_t1_hi = vmull_n_s16(vget_high_s16(v_x1), cospi_12_64);
  102. v_t1_lo = vmlal_n_s16(v_t1_lo, vget_low_s16(v_x2), cospi_20_64);
  103. v_t1_hi = vmlal_n_s16(v_t1_hi, vget_high_s16(v_x2), cospi_20_64);
  104. v_t2_lo = vmull_n_s16(vget_low_s16(v_x2), cospi_12_64);
  105. v_t2_hi = vmull_n_s16(vget_high_s16(v_x2), cospi_12_64);
  106. v_t2_lo = vmlsl_n_s16(v_t2_lo, vget_low_s16(v_x1), cospi_20_64);
  107. v_t2_hi = vmlsl_n_s16(v_t2_hi, vget_high_s16(v_x1), cospi_20_64);
  108. v_t3_lo = vmull_n_s16(vget_low_s16(v_x3), cospi_28_64);
  109. v_t3_hi = vmull_n_s16(vget_high_s16(v_x3), cospi_28_64);
  110. v_t3_lo = vmlsl_n_s16(v_t3_lo, vget_low_s16(v_x0), cospi_4_64);
  111. v_t3_hi = vmlsl_n_s16(v_t3_hi, vget_high_s16(v_x0), cospi_4_64);
  112. {
  113. const int16x4_t a = vrshrn_n_s32(v_t0_lo, DCT_CONST_BITS);
  114. const int16x4_t b = vrshrn_n_s32(v_t0_hi, DCT_CONST_BITS);
  115. const int16x4_t c = vrshrn_n_s32(v_t1_lo, DCT_CONST_BITS);
  116. const int16x4_t d = vrshrn_n_s32(v_t1_hi, DCT_CONST_BITS);
  117. const int16x4_t e = vrshrn_n_s32(v_t2_lo, DCT_CONST_BITS);
  118. const int16x4_t f = vrshrn_n_s32(v_t2_hi, DCT_CONST_BITS);
  119. const int16x4_t g = vrshrn_n_s32(v_t3_lo, DCT_CONST_BITS);
  120. const int16x4_t h = vrshrn_n_s32(v_t3_hi, DCT_CONST_BITS);
  121. out_1 = vcombine_s16(a, c); // 10 11 12 13 50 51 52 53
  122. out_3 = vcombine_s16(e, g); // 30 31 32 33 70 71 72 73
  123. out_5 = vcombine_s16(b, d); // 14 15 16 17 54 55 56 57
  124. out_7 = vcombine_s16(f, h); // 34 35 36 37 74 75 76 77
  125. }
  126. // transpose 8x8
  127. // Can't use transpose_s16_8x8() because the values are arranged in two 4x8
  128. // columns.
  129. {
  130. // 00 01 02 03 40 41 42 43
  131. // 10 11 12 13 50 51 52 53
  132. // 20 21 22 23 60 61 62 63
  133. // 30 31 32 33 70 71 72 73
  134. // 04 05 06 07 44 45 46 47
  135. // 14 15 16 17 54 55 56 57
  136. // 24 25 26 27 64 65 66 67
  137. // 34 35 36 37 74 75 76 77
  138. const int32x4x2_t r02_s32 =
  139. vtrnq_s32(vreinterpretq_s32_s16(out_0), vreinterpretq_s32_s16(out_2));
  140. const int32x4x2_t r13_s32 =
  141. vtrnq_s32(vreinterpretq_s32_s16(out_1), vreinterpretq_s32_s16(out_3));
  142. const int32x4x2_t r46_s32 =
  143. vtrnq_s32(vreinterpretq_s32_s16(out_4), vreinterpretq_s32_s16(out_6));
  144. const int32x4x2_t r57_s32 =
  145. vtrnq_s32(vreinterpretq_s32_s16(out_5), vreinterpretq_s32_s16(out_7));
  146. const int16x8x2_t r01_s16 =
  147. vtrnq_s16(vreinterpretq_s16_s32(r02_s32.val[0]),
  148. vreinterpretq_s16_s32(r13_s32.val[0]));
  149. const int16x8x2_t r23_s16 =
  150. vtrnq_s16(vreinterpretq_s16_s32(r02_s32.val[1]),
  151. vreinterpretq_s16_s32(r13_s32.val[1]));
  152. const int16x8x2_t r45_s16 =
  153. vtrnq_s16(vreinterpretq_s16_s32(r46_s32.val[0]),
  154. vreinterpretq_s16_s32(r57_s32.val[0]));
  155. const int16x8x2_t r67_s16 =
  156. vtrnq_s16(vreinterpretq_s16_s32(r46_s32.val[1]),
  157. vreinterpretq_s16_s32(r57_s32.val[1]));
  158. input_0 = r01_s16.val[0];
  159. input_1 = r01_s16.val[1];
  160. input_2 = r23_s16.val[0];
  161. input_3 = r23_s16.val[1];
  162. input_4 = r45_s16.val[0];
  163. input_5 = r45_s16.val[1];
  164. input_6 = r67_s16.val[0];
  165. input_7 = r67_s16.val[1];
  166. // 00 10 20 30 40 50 60 70
  167. // 01 11 21 31 41 51 61 71
  168. // 02 12 22 32 42 52 62 72
  169. // 03 13 23 33 43 53 63 73
  170. // 04 14 24 34 44 54 64 74
  171. // 05 15 25 35 45 55 65 75
  172. // 06 16 26 36 46 56 66 76
  173. // 07 17 27 37 47 57 67 77
  174. }
  175. } // for
  176. {
  177. // from vpx_dct_sse2.c
  178. // Post-condition (division by two)
  179. // division of two 16 bits signed numbers using shifts
  180. // n / 2 = (n - (n >> 15)) >> 1
  181. const int16x8_t sign_in0 = vshrq_n_s16(input_0, 15);
  182. const int16x8_t sign_in1 = vshrq_n_s16(input_1, 15);
  183. const int16x8_t sign_in2 = vshrq_n_s16(input_2, 15);
  184. const int16x8_t sign_in3 = vshrq_n_s16(input_3, 15);
  185. const int16x8_t sign_in4 = vshrq_n_s16(input_4, 15);
  186. const int16x8_t sign_in5 = vshrq_n_s16(input_5, 15);
  187. const int16x8_t sign_in6 = vshrq_n_s16(input_6, 15);
  188. const int16x8_t sign_in7 = vshrq_n_s16(input_7, 15);
  189. input_0 = vhsubq_s16(input_0, sign_in0);
  190. input_1 = vhsubq_s16(input_1, sign_in1);
  191. input_2 = vhsubq_s16(input_2, sign_in2);
  192. input_3 = vhsubq_s16(input_3, sign_in3);
  193. input_4 = vhsubq_s16(input_4, sign_in4);
  194. input_5 = vhsubq_s16(input_5, sign_in5);
  195. input_6 = vhsubq_s16(input_6, sign_in6);
  196. input_7 = vhsubq_s16(input_7, sign_in7);
  197. // store results
  198. store_s16q_to_tran_low(final_output + 0 * 8, input_0);
  199. store_s16q_to_tran_low(final_output + 1 * 8, input_1);
  200. store_s16q_to_tran_low(final_output + 2 * 8, input_2);
  201. store_s16q_to_tran_low(final_output + 3 * 8, input_3);
  202. store_s16q_to_tran_low(final_output + 4 * 8, input_4);
  203. store_s16q_to_tran_low(final_output + 5 * 8, input_5);
  204. store_s16q_to_tran_low(final_output + 6 * 8, input_6);
  205. store_s16q_to_tran_low(final_output + 7 * 8, input_7);
  206. }
  207. }